# Office of the Registrar FORM 40 REV. 7/05 ## PURDUE UNIVERSITY REQUEST FOR ADDITION, EXPIRATION, OR REVISION OF A COURSE Print Form 2-05 | PERARTMENT | The Scho | ol of Electrica | al and Con | nputer Engineering | EFFECT | TIVE SESSIO | N Fall 2006 | | | | |-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------|--|--| | INSTRUCTIONS: 1. 2. 3. 4. 5. 6. | New cour<br>Add exist<br>Expiration<br>Change in<br>Change in | eck the items<br>se with suppo<br>ing course<br>n of a course<br>n course num<br>n course title<br>n course cred | orting docu | ch describe the purpose of the | 7.<br>8.<br>9.<br>10 | Change in ir<br>Change in c<br>. Change in c<br>. Change in s | ourse attributes astructional hours ourse description ourse requisites emesters offered n one department to anot | ther | | | | PROPOSED: | | | | EXISTING | <u>);</u> | | TERMS OF | | | | | Subject Abbreviation | | _E | | Subject Abbreviation | | | Check All That Apply: — Summer Spring Fall | | | | | Course Number | 337 | | | Course Number | | | CAMPUS(ES) I | | | | | Short Title ASIC | Design Lal Des Lab ted title wil | ASIC | D୧၄ i ၅n<br>y the Offic | した<br>e of the Registrar if omitted. | (22 CHARACTERS ON | NLY) | Calumet Indianapolis W.Lafayette Tech Statewide | Ft. Wayne N. Central Cont Ed | | | | CREDIT TYP 1.Fixed Credit: Cr 2. Variable Credit I Minimum Cr. Hi (Check One) 1 Maximum Cr. H 3. Equivalent Credit: | Range: rs Or | 2 | 1, Pass/<br>2. Satist<br>3. Repe<br>Maxi<br>4. Credi | imum repeatable credit:<br>it by Examination<br>pnator Required | III That Apply | Dep<br>8. Variabl<br>9. Remed<br>10. Honors<br>11. Full Tir | e Title | structor | | | | Speed Integrated | andard ce<br>Circuits H<br>grade cor | ll design of V<br>ardware Desc<br>nputer-aidec | LSI (Very l<br>cription La<br>I design (0 | arge Scale Integration) dig<br>anguage). Emphasis on hov<br>CAD) tools for VHDL based | Syn) Live,Te | hat will map | ardware description lang | poratory experiments | | | | Calumet Undergrad | Curriculum ( | Committee | Date | Calumet Department Head | | Date C | alumet School Dean | Date | | | | Fort Wayne Departm | nent Head | | Date | Fort Wayne School Dean | | Date Fo | ort Wayne Chancellor | Date | | | | Indianapolis Departm | nent Head | | Date | Indianapolis School Dean | | Date U | ndergrad Curriculum Commit | gorey 2/7/06<br>the Date | | | | North Central Depart | ment Head | 2 | Date 2 06 | North Central Chancellor | - 2/3/ | Date D | ate Approved by Graduate Cou | ncil | | | | West Lafayette Depa | artment Hea | 1 | Date | West Lafayette College/School | | | raduate Council Secretary | Date | | | | Graduate Council Ar | ea Committe | ee Chair | Date | Graduate Dean | | Date W | lest Lafayette Registrar | Date Date | | | Page 1 of 4 **TO:** The Faculty of the College of Engineering FROM: The Faculty of the School of Electrical and Computer Engineering RE: New Undergraduate-Level Course The faculty of the School of Electrical and Computer Engineering has approved the following new course. This action is now submitted to the Engineering Faculty with a recommendation for approval. # **ECE 337 ASIC Design Laboratory** Class 1, Lab 3, Credit 2 Prerequisites: ECE 264 and ECE 270 Course Description: Introduction to standard cell design of VLSI (Very Large Scale Integration) digital circuits using the VHDL hardware description language (Very High Speed Integrated Circuits Hardware Description Language). Emphasis on how to write VHDL that will map readily to hardware. Laboratory experiments using commercial grade computer-aided design (CAD) tools for VHDL based design, schematic based logic entry, logic and VHDL simulation, automatic placement and routing, timing analysis, and testing. Reason: This is a required course for the Computer Engineering degree, and it will continue to be offered for the foreseeable future. Course History: This course was offered as an experimental course as ECE 495D in the Spring 2002, Fall 2002, Spring 2003, Fall 2003, Spring 2004, and Fall 2005 semesters with enrollments of 79, 50, 99, 57, 85, and 32 students respectively. Mark J.T. Smith Professor and Head OF THE FAMILY VELLA COR. CFR Machines 10/4 Date 12-9-05 Chamman uth Edul Ellentoning | , | | | |---|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # Supporting Documentation: ## **Required Text(s):** 1. VHDL for Logic Synthesis, 2nd Edition, Andrew Rushton, John Wiley & Sons, Inc., 1998, ISBN No. 0-471-98325-X. ## **Recommended Reference(s):** 1. Digital Design Principles and Practices, 4<sup>th</sup> Edition, John F. Wakerly, Prentice Hall, 2006, ISBN No. 0-13-186389-4. # **Course Outcomes:** A student who successfully fulfills the course requirements will have demonstrated an ability to: - i. understand and use major syntactic elements of VDHL entities, architectures, processes, functions, common concurrent statements, and common sequential statements. - ii. design combinational logic in a variety of styles including: schematic, structural VHDL, and behavioral VHDL, as well as demonstrate an awareness of timing and resource usage associated with each approach. - iii. design common sequential functions: flip-flops, registers, latches, and state-machines. - iv. create a VDHL test bench and use it to test/verify a sequential VHDL design of moderate complexity. - v. place, route, and verify timing of a standard cell design. - vi. draw, given commented VHDL code of moderate complexity, a corresponding RTL (Register Transfer Level) block diagram. - vii. use, modify, and create scripts to control the synthesis process. - viii. use different design styles, constraints, and optimization options to achieve required synthesis results. - ix. explain the difference between various ASIC (Application Specific Integrated Circuit) design approaches standard cell, full custom, and programmable devices. - x. prepare functional and interface requirements for blocks within a sequential system design. - xi. create the hierarchical decomposition of a sequential design. | | | <i>i</i> | | | |--|--|----------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Page 3 of 4 - xii. work in a team and negotiate the division of labor. - xiii. gain familiarity with the use and purpose of design reviews. - xiv. document the final architecture, design statistics (area, timing), and test results. #### **Assessment Method for Course Outcomes:** Satisfaction of outcomes i-v, vii, and viii is demonstrated through completion of lab exercises during weeks 7 through 9. Outcomes vi and ix are assessed on written tests. Outcomes x through xiv are satisfied through completion of a final design project. ## **Engineering Design Content:** Establishment of objectives and criteria: For the final project, students are given a general system specification for which students must define an architecture and specification for individual functional units within the architecture. Synthesis: Given functional and interface requirements, students use VHDL code to implement a circuit design to satisfy those requirements. Early in the semester, students are provided with detailed specifications for individual blocks. For the final project, students have to conceive of their design RTL (Register Transfer Level) block diagram, and implement and implement each of those blocks. Analysis: Given a design in either RTL or gate level form, students are required to identify timing delay paths, and prepare timing and area budgets based on their analyses of the design. Results are compared to automated reports which can be extracted from their designs. Testing and Evaluation: Students practice the development and use of automated or semiautomated test benches for thorough verification of logic designs. These test benches can be applied at each stage of the design process. Note: in industrial practice, ASIC designs are verified extensively by means of simulation and design rule checks because an ASIC fabrication run is extremely expensive and time consuming. #### **Engineering Design Considerations:** Economic: final projects are required to target either area or timing optimization, both of which have economic implications. Area strongly influences manufacturing cost and | | | ÷ | | | | |--|--|---|---|--|--| | | | , | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Page 4 of 4 design yield. Timing strongly influences marketability of many products. Students are also expected to be able to identify and explain implementation alternatives (ASIC, FPGA [Field-Programmable Gate Array], gate array, etc.) appropriate for a particular set of design objectives. Manufacturability: Design techniques and automated processes practiced in this course are similar to those used in industry to ensure manufacturability. ## Lab Outline: # Week(s) Topic(s) - 1 Lecture: VHDL intro; Design software introduction - VHDL techniques for synthesis of combinational logic, sequential logic, and test bench design; Debugging tips and techniques System level design techniques; RTL Design approach; Use of multiple state machines; Design of simple controllers; VHDL techniques to facilitate design - 5-8 re-use; System level design exercises first a simple controller such as a traffic-light controller, then a more advanced system such as an I2C bus interface or UART. Mid-term exam. Present specifications for final project - 9-10 Design budgeting (area and time) techniques; Students submit architecture description for final project - Review of CMOS logic; Introduction to digital CMOS IC layout; Design review in lab. - Current issues in ASIC design; Timing verification; Mid-term exam. Final project reports and demonstrations in lab. | <i>i</i> . | | |------------|---| | , | , | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |